

# PIC16F87/88

### PIC16F87/88 Data Sheet Errata

## Clarifications/Corrections to the Data Sheet:

In the Device Data Sheet (DS30487**C**), the following clarifications and corrections should be noted. Any silicon issues related to the PIC16F87/88 will be reported in a separate silicon errata. Please check the Microchip web site for any existing issues.

# 1. Module: Oscillator Configurations (INTRC and INTOSC)

#### Summary of Changes

- · INTOSC Clock Source
  - The Least Significant bit of the OSCTUNE register – TUN0 (OSCTUNE<0>) – is not implemented.
  - As a result, incrementing or decrementing the OSCTUNE register will not have the expected, single-step change on the INTOSC frequency.
  - When the INTOSC clock source is started, the IOFS bit (OSCCON <2>) is clear, but it becomes set in approximately 100 μs.
  - The INTOSC clock frequency is stable when the IOFS bit is set.
- · INTRC Clock Source
  - This 31 kHz, internal RC oscillator source is a separate, fixed frequency. It is not tunable.

These changes result in nine changes, detailed in the clarification:

- Page 38, Section 4.5.2 Deletion and modification of some text
- 2. Page 38, Register 4-1 Modified some text
- 3. Page 41, Section 4.6.4 Deleted and modified text
- Page 41, Section 4.6.5 Deleted and modified text
- 5. Page 42, Table 4-3 Deleted and modified text
- 6. Page 43, Section 4.7.1 Modified some text
- 7. Page 49, Table 4-4 Note 1 revised

#### Change 1. Section 4.5.2

The second paragraph of **Section 4.5.2** "**OSCTUNE Register**" is changed as shown.

When the OSCTUNE register is modified, the INTOSC frequency will begin shifting to the new frequency. The INTOSC clock will stabilize within 100  $\mu s$ . Code execution continues during this shift. There is no indication that the shift has occurred.

#### Change 2. Register 4-1

The descriptions of bits<5:0> are modified, as highlighted by the change bars.

#### **REGISTER 4-1:** OSCTUNE: OSCILLATOR TUNING REGISTER (ADDRESS 90h)

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| _     | _   | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  |
| bit 7 |     |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-6 Unimplemented: Read as '0'

bit 5-1 TUN<5:1>: Frequency Tuning bits

01111 = Maximum frequency

01110 =

00001 =

00000 = Center frequency. Oscillator module is running at the calibrated frequency.

11111 =

10000 = Minimum frequency

bit 0 TUNO: Placeholder – Bit has no effect on the INTRC frequency. It is provided to enable the

OSCTUNE2 register to be incremented and decremented easily.

#### Change 3. Section 4.6.4

Section 4.6.4 "Modifying the IRCF Bits" is changed as shown.

#### 4.6.4 MODIFYING THE IRCF BITS

The IRCF bits can be modified at any time regardless of which clock source is currently being used as the system clock. The internal oscillator allows users to change the frequency during run time. This is achieved by modifying the IRCF bits in the OSCCON register. The sequence of events that occur after the IRCF bits are modified is dependent upon the initial value of the IRCF bits before they are modified. If the INTRC (31.25 kHz, IRCF<2:0> = 000) is running and the IRCF bits are modified to any other value than '000', the clock source is switched immediately. The IOFS bit (OSCCON<2>) becomes set approximately 100 µs later. Code execution continues while the new frequency stabilizes. Time sensitive code should wait for the IOFS bit to become set before continuing. This bit can be monitored to ensure that the frequency is stable before using the system clock in time critical applications.

If the IRCF bits are modified while the internal oscillator is running at any other frequency than INTRC (31.25 kHz, IRCF<2:0>  $\neq$  000), the clock source is switched immediately and IOFS remains set.

#### Change 4. Section 4.6.5

The fourth step of the first of three switching sequences in **Section 4.6.5** "Clock Transition **Sequence**" is changed as shown.

 The IOFS bit is clear to indicate that the clock is unstable. In approximately 100 μs, the IOFS bit will become set, indicating INTOSC is stable. Code execution continues while IOFS is clear.

Time dependent code should wait for IOFS to become set before continuing.

#### Change 5. Table 4-3

Table 4-3 is changed as shown, with change bars indicating new or modified text.

TABLE 4-3: OSCILLATOR DELAY EXAMPLES

| Clock Switch         |                                 | Fraguanay               | Oscillator Dolov                                         | Comments                                                                                                                 |  |  |
|----------------------|---------------------------------|-------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| From                 | То                              | Frequency               | Oscillator Delay                                         | Comments                                                                                                                 |  |  |
|                      | INTRC<br>T1OSC                  | 31.25 kHz<br>32.768 kHz | CPU Start-up <sup>(1)</sup>                              |                                                                                                                          |  |  |
| Sleep/POR            | INTOSC/<br>INTOSC<br>Postscaler | 125 kHz-8 MHz           | 100 μs <sup>(2)</sup> and<br>CPU Start-up <sup>(1)</sup> | Following a wake-up from Sleep mode or POR, CPU start-up is invoked to allow the CPU to become ready for code execution. |  |  |
| INTRC/Sleep          | EC, RC                          | DC – 20 MHz             |                                                          | TOFO to become ready for code execution.                                                                                 |  |  |
| INTRC<br>(31.25 kHz) | EC, RC                          | DC – 20 MHz             |                                                          |                                                                                                                          |  |  |
| Sleep                | LP, XT, HS                      | 32.768 kHz-20 MHz       | 1024 Clock Cycles<br>(OST)                               | Following a change from INTRC, an OST of 1024 cycles must occur.                                                         |  |  |
| INTRC<br>(31.25 kHz) | 1 INTOSC 1 125 kHz-8 MHz        |                         | 100 μs <sup>(2)</sup>                                    | Refer to Section 4.6.4 "Modifying the IRCF Bits" for further details.                                                    |  |  |

**Note 1:** The 5-10  $\mu$ s start-up delay is based on a 1 MHz system clock.

2: The INTOSC clock source is available immediately and clocks the controller. 100  $\mu$ s after the INTOSC is enabled (when IOFS becomes set), the INTOSC frequency is stable and meets specifications.

Change 6. Section 4.7.1

The second paragraph in **Section 4.7.1** "**RC\_RUN Mode**" is changed as shown.

If the system clock does not come from the INTRC (31.25 kHz) when the SCS bits are changed, and the IRCF bits in the OSCCON register are configured for a frequency other than INTRC, the frequency may not be stable immediately. The IOFS bit (OSCCON<2>) will be set when the INTOSC or postscaler frequency is stable, after approximately 100  $\mu s.$ 

Change 7. Table 4-4

The note in Table 4-4 is changed as shown.

TABLE 4-4: CLOCK SWITCHING MODES

| Current<br>System<br>Clock      | SCS Bits <1:0><br>Modified to:               | Delay                                                  | OSTS<br>Bit | IOFS<br>Bit | T1RUN<br>Bit | New<br>System<br>Clock                              | Comments                                                                                                                                                                                                                                                  |
|---------------------------------|----------------------------------------------|--------------------------------------------------------|-------------|-------------|--------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LP, XT, HS,<br>T1OSC,<br>EC, RC | 10<br>(INTRC)<br>FOSC<2:0> = LP,<br>XT or HS | 8 Clocks of<br>INTRC                                   | 0           | 1(1)        | 0            | INTRC<br>or<br>INTOSC<br>or<br>INTOSC<br>Postscaler | The internal RC oscillator frequency is dependent upon the IRCF bits.                                                                                                                                                                                     |
| LP, XT, HS,<br>INTRC,<br>EC, RC | 01<br>(T10SC)<br>FOSC<2:0> = LP,<br>XT or HS | 8 Clocks of<br>T1OSC                                   | 0           | N/A         | 1            | T10SC                                               | T1OSCEN bit must be enabled.                                                                                                                                                                                                                              |
| INTRC<br>T10SC                  | 00<br>FOSC<2:0> = EC<br>or<br>FOSC<2:0> = RC | 8 Clocks of<br>EC<br>or<br>RC                          | 1           | N/A         | 0            | EC<br>or<br>RC                                      |                                                                                                                                                                                                                                                           |
| INTRC<br>T10SC                  | 00<br>FOSC<2:0> = LP,<br>XT, HS              | 1024 Clocks<br>(OST)<br>+<br>8 Clocks of<br>LP, XT, HS | 1           | N/A         | 0            | LP, XT, HS                                          | During the 1024 clocks, program execution is clocked from the secondary oscillator until the primary oscillator becomes stable.                                                                                                                           |
| LP, XT, HS                      | 00<br>(Due to Reset)<br>LP, XT, HS           | 1024 Clocks<br>(OST)                                   | 1           | N/A         | 0            | LP, XT, HS                                          | When a Reset occurs, there is no clock transition sequence. Instruction execution and/or peripheral operation is suspended unless Two-Speed Start-up mode is enabled, after which the INTRC will act as the system clock until the OST timer has expired. |

**Note 1:** If the new clock source is the INTOSC or INTOSC postscaler, the IOFS bit will be set approximately 100 μs after the clock change.

### **REVISION HISTORY**

Rev A Document (2/2008)
Original release of this errata. Includes Data Sheet Clarification 1 (Oscillator Configurations, INTRC and INTOSC).

# PIC16F87/88

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- · Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, PICkit, PICDEM, PICDEM.net, PICtail, PIC<sup>32</sup> logo, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2008, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** 

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

**Toronto** 

Mississauga, Ontario, Canada

Tel: 905-673-0699 Fax: 905-673-6509 ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040

Fax: 86-756-3210040

ASIA/PACIFIC

India - Bangalore

Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-572-9526 Fax: 886-3-572-6459

Taiwan - Kaohsiung

Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350 EUROPE

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** 

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869

Fax: 44-118-921-5820

01/02/08